fbpx
Wikipedia

MCST-R1000

The MCST R1000 (Russian: МЦСТ R1000) is a 64-bit microprocessor developed by Moscow Center of SPARC Technologies (MCST) and fabricated by TSMC.[2]

MCST R1000
MCST R1000 FPGA prototype
General information
Launched2010; 14 years ago (2010)[1]
Designed byMCST
Common manufacturer(s)
Performance
Max. CPU clock rate750 MHz to 1 GHz
FSB speedsGbps
Cache
L1 cache48 KB
L2 cache2 MB
Architecture and classification
ApplicationEmbedded
Technology node100 mm²
Instruction setSPARC V9
Physical specifications
Cores
  • 4
Package(s)
History
Predecessor(s)MCST-R500S
Successor(s)MCST-R2000

During development this microprocessor was designated as MCST-4R.[1]

MCST R1000 Highlights edit

 
MCST R1000 core
 
MCST R1000 pipeline
 
MCST R1000 diagram
 
ccNUMA multiprocessor system with four MCST R1000 microprocessors

References edit

  1. ^ a b , Новости (in Russian), MCST, archived from the original on 2011-05-11, retrieved 2011-12-06
  2. ^ Система на кристалле "МЦСТ-4R" (in Russian), MCST, retrieved 2011-11-18

mcst, r1000, mcst, r1000, russian, МЦСТ, r1000, microprocessor, developed, moscow, center, sparc, technologies, mcst, fabricated, tsmc, mcst, r1000mcst, r1000, fpga, prototypegeneral, informationlaunched2010, years, 2010, designed, bymcstcommon, manufacturer, . The MCST R1000 Russian MCST R1000 is a 64 bit microprocessor developed by Moscow Center of SPARC Technologies MCST and fabricated by TSMC 2 MCST R1000MCST R1000 FPGA prototypeGeneral informationLaunched2010 14 years ago 2010 1 Designed byMCSTCommon manufacturer s TSMCPerformanceMax CPU clock rate750 MHz to 1 GHzFSB speeds2 GbpsCacheL1 cache48 KBL2 cache2 MBArchitecture and classificationApplicationEmbeddedTechnology node100 mm Instruction setSPARC V9Physical specificationsCores4Package s FPGAHistoryPredecessor s MCST R500SSuccessor s MCST R2000During development this microprocessor was designated as MCST 4R 1 MCST R1000 Highlights editimplements the SPARC V9 instruction set architecture ISA quad core core specifications in order dual issue superscalar 7 stage integer pipeline 9 stage floating point pipeline VIS extensions 1 and 2 Multiply accumulate unit 16 KB L1 instruction cache parity protection 32 KB L1 data cache parity protection size 7 6 mm2 shared 2MB L2 cache ECC protection integrated memory controller integrated ccNUMA controller 1 GHz clock rate 90 nm process die size 128 mm2 150 million transistors power consumption 15W nbsp MCST R1000 core nbsp MCST R1000 pipeline nbsp MCST R1000 diagram nbsp ccNUMA multiprocessor system with four MCST R1000 microprocessorsReferences edit a b Uchastie ZAO MCST i OAO INEUM im I S Bruka v mezhdunarodnoj vystavke ChipExpo 2011 itogi uchastiya Novosti in Russian MCST archived from the original on 2011 05 11 retrieved 2011 12 06 Sistema na kristalle MCST 4R in Russian MCST retrieved 2011 11 18 Retrieved from https en wikipedia org w index php title MCST R1000 amp oldid 1106879521, wikipedia, wiki, book, books, library,

article

, read, download, free, free download, mp3, video, mp4, 3gp, jpg, jpeg, gif, png, picture, music, song, movie, book, game, games.